Low-Power Design and Power-Aware Verification
暫譯: 低功耗設計與功耗感知驗證
Progyna Khondkar
- 出版商: Springer
- 出版日期: 2017-10-17
- 售價: $6,400
- 貴賓價: 9.5 折 $6,080
- 語言: 英文
- 頁數: 155
- 裝訂: Hardcover
- ISBN: 3319666185
- ISBN-13: 9783319666181
海外代購書籍(需單獨結帳)
相關主題
商品描述
Until now, there has been a lack of a complete knowledge base to fully comprehend Low power (LP) design and power aware (PA) verification techniques and methodologies and deploy them all together in a real design verification and implementation project. This book is a first approach to establishing a comprehensive PA knowledge base.
LP design, PA verification, and Unified Power Format (UPF) or IEEE-1801 power format standards are no longer special features. These technologies and methodologies are now part of industry-standard design, verification, and implementation flows (DVIF). Almost every chip design today incorporates some kind of low power technique either through power management on chip, by dividing the design into different voltage areas and controlling the voltages, through PA dynamic and PA static verification, or their combination.
The entire LP design and PA verification process involves thousands of techniques, tools, and methodologies, employed from the r
egister transfer level (RTL) of design abstraction down to the synthesis or place-and-route levels of physical design. These techniques, tools, and methodologies are evolving everyday through the progression of design-verification complexity and more intelligent ways of handling that complexity by engineers, researchers, and corporate engineering policy makers.
商品描述(中文翻譯)
直到現在,仍然缺乏一個完整的知識庫來充分理解低功耗(Low power, LP)設計和功耗感知(Power aware, PA)驗證技術及方法,並將它們整合到實際的設計驗證和實施專案中。本書是建立全面的PA知識庫的首次嘗試。
LP設計、PA驗證以及統一功率格式(Unified Power Format, UPF)或IEEE-1801功率格式標準不再是特殊功能。這些技術和方法現在已成為行業標準的設計、驗證和實施流程(Design, Verification, and Implementation Flows, DVIF)的一部分。如今幾乎每個晶片設計都包含某種低功耗技術,無論是通過晶片上的功率管理、將設計劃分為不同的電壓區域並控制電壓、通過PA動態和PA靜態驗證,或是它們的組合。
整個LP設計和PA驗證過程涉及數千種技術、工具和方法,這些技術、工具和方法從設計抽象的寄存器傳輸級(Register Transfer Level, RTL)一直延伸到物理設計的綜合或佈局與路由階段。這些技術、工具和方法每天都在隨著設計驗證的複雜性進展以及工程師、研究人員和企業工程政策制定者以更智能的方式處理這種複雜性的方式而不斷演變。