Latchup (Hardcover)
Steven H. Voldman
- 出版商: Wiley
- 出版日期: 2008-02-01
- 售價: $5,490
- 貴賓價: 9.5 折 $5,216
- 語言: 英文
- 頁數: 474
- 裝訂: Hardcover
- ISBN: 0470016426
- ISBN-13: 9780470016428
海外代購書籍(需單獨結帳)
買這商品的人也買了...
-
$990$842 -
$880$581 -
$980$774 -
$990$891 -
$600$480 -
$720$612 -
$490$382 -
$450$351 -
$690$587 -
$490$417 -
$580$458 -
$530$451 -
$490$417 -
$780$663 -
$520$468 -
$520$411 -
$490$417 -
$520$442 -
$490$417 -
$650$553 -
$620$484 -
$600$510 -
$580$458 -
$594$564 -
$5,650$5,368
相關主題
商品描述
Interest in latchup is being renewed with the evolution of complimentary metal-oxide semiconductor (CMOS) technology, metal-oxide-semiconductor field-effect transistor (MOSFET) scaling, and high-level system-on-chip (SOC) integration.
Clear methodologies that grant protection from latchup, with insight into the physics, technology and circuit issues involved, are in increasing demand.
This book describes CMOS and BiCMOS semiconductor technology and their sensitivity to present day latchup phenomena, from basic over-voltage and over-current conditions, single event latchup (SEL) and cable discharge events (CDE), to latchup domino phenomena. It contains chapters focusing on bipolar physics, latchup theory, latchup and guard ring characterization structures, characterization testing, product level test systems, product level testing and experimental results. Discussions on state-of-the-art semiconductor processes, design layout, and circuit level and system level latchup solutions are also included, as well as:
- latchup semiconductor process solutions for both CMOS to BiCMOS, such as shallow trench, deep trench, retrograde wells, connecting implants, sub-collectors, heavily-doped buried layers, and buried grids – from single- to triple-well CMOS;
- practical latchup design methods, automated and bench-level latchup testing methods and techniques, latchup theory of logarithm resistance space, generalized alpha (a) space, beta (b) space, new latchup design methods– connecting the theoretical to the practical analysis, and;
- examples of latchup computer aided design (CAD) methodologies, from design rule checking (DRC) and logical-to-physical design, to new latchup CAD methodologies that address latchup for internal and external latchup on a local as well as global design level.
Latchup acts as a companion text to the author’s series of books on ESD (electrostatic discharge) protection, serving as an invaluable reference for the professional semiconductor chip and system-level ESD engineer. Semiconductor device, process and circuit designers, and quality, reliability and failure analysis engineers will find it informative on the issues that confront modern CMOS technology. Practitioners in the automotive and aerospace industries will also find it useful. In addition, its academic treatment will appeal to both senior and graduate students with interests in semiconductor process, device physics, computer aided design and design integration.